Espressif Systems /ESP32-S2-ULP /SENS /SAR_COCPU_INT_RAW

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SAR_COCPU_INT_RAW

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (COCPU_TOUCH_DONE_INT_RAW)COCPU_TOUCH_DONE_INT_RAW 0 (COCPU_TOUCH_INACTIVE_INT_RAW)COCPU_TOUCH_INACTIVE_INT_RAW 0 (COCPU_TOUCH_ACTIVE_INT_RAW)COCPU_TOUCH_ACTIVE_INT_RAW 0 (COCPU_SARADC1_INT_RAW)COCPU_SARADC1_INT_RAW 0 (COCPU_SARADC2_INT_RAW)COCPU_SARADC2_INT_RAW 0 (COCPU_TSENS_INT_RAW)COCPU_TSENS_INT_RAW 0 (COCPU_START_INT_RAW)COCPU_START_INT_RAW 0 (COCPU_SW_INT_RAW)COCPU_SW_INT_RAW 0 (COCPU_SWD_INT_RAW)COCPU_SWD_INT_RAW

Description

Interrupt raw bit of ULP-RISCV

Fields

COCPU_TOUCH_DONE_INT_RAW

TOUCH_DONE_INT interrupt raw bit

COCPU_TOUCH_INACTIVE_INT_RAW

TOUCH_INACTIVE_INT interrupt raw bit

COCPU_TOUCH_ACTIVE_INT_RAW

TOUCH_ACTIVE_INT interrupt raw bit

COCPU_SARADC1_INT_RAW

SARADC1_DONE_INT interrupt raw bit

COCPU_SARADC2_INT_RAW

SARADC2_DONE_INT interrupt raw bit

COCPU_TSENS_INT_RAW

TSENS_DONE_INT interrupt raw bit

COCPU_START_INT_RAW

RISCV_START_INT interrupt raw bit

COCPU_SW_INT_RAW

SW_INT interrupt raw bit

COCPU_SWD_INT_RAW

SWD_INT interrupt raw bit

Links

() ()